Part Number Hot Search : 
MPW2034 34101 33PLT 1100H PD540 LO761 100TR XC9236
Product Description
Full Text Search
 

To Download HV9120NG-G Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  hv9120 doc.# dsfp-hv9120 b060412 features ? 10 to 450v input voltage range ? <1.3ma supply current ? >1.0mhz clock ? >20:1 dynamic range @ 500khz ? 49% maximum duty cycle version ? low internal noise applications ? off-line high frequency power supplies ? universal input power supplies ? high density power supplies ? very high effciency power supplies ? extra wide load range power supplies general description the supertex hv9120 is a switch mode power supply (smps) controller subsystem that can start and run directly from almost any dc input, from a 12v battery to a rectifed and fltered 240v ac line. it contains all the elements required to build a single-switch converter except for the switch, magnetic assembly, output rectifer(s) and flter(s). high-voltage, current-mode pwm controller + ? + ? + ? + ? + ? osc r s q comp fb vref bias vdd +vin pre-regulator/startup 8.6v 8.1v s r q v dd shutdown reset sense output 4v 1.2v to vdd 2v t q 5 (6) 6 (8) 4 (5) 12 (16) 13 (17) 1 (3) 7 (9) 16 (20) 11 (14) 15 (19) 14 (18) 9 (11) 8 (10) ref gen modulator comparator current limit comparator osc in osc out undervoltage comparator error amplifier to internal circuits current sources -vin a unique input circuit allows the hv9120 to self-start directly from a high voltage input, and subsequently take the power to operate from one of the outputs of the converter it is controlling, allowing very effcient operation while maintaining input-to-output galvanic isolation limited in voltage only by the insulation system of the associated magnetic assembly. a 2% internal bandgap reference, internal operational amplifer, very high speed comparator, and output buffer allow production of rugged, high performance, high effciency power supplies of 50w or more, which can still be over 80% effcient at outputs of 1.0w or less. the wide dynamic range of the controller system allows designs with extremely wide line and load variations with much less diffculty and much higher effciency than usual. the exceptionally wide input voltage range also allows better usage of energy stored in input dropout capacitors than with other pwm ics. remote on/off controls allow either latching or nonlatching remote shutdown. during shutdown, the power required is under 6.0mw. for detailed circuit and application information, please refer to application notes an-h13, an-h21 to an-h24. functional block diagram note: pin numbers in parentheses are for plcc package. supertex inc. supertex inc. www .supertex.com
2 hv9120 doc.# dsfp-hv9120 b060412 pin confgurations product marking 16-lead soic (ng) absolute maximum ratings parameter value ,swrowdjh9 ,1 450v device supply voltage , v dd 15.5v logic input voltage -0.3v to v dd 9 linear input voltage -0.3v to v dd 9 pre regulator input current qwlqxxv, ,1 2.5ma operating junction temperature, t j 150 o c storage temperature w o c power dissipation: hd62, 900mw hd3,3 1000mw 20-lead plcc 1400mw stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. these are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifcations is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. voltages are referenced to -v in . 1 16 1 16 4 20 1 2 16-lead pdip (p) 20-lead plcc (pj) 16-lead soic (ng) 16-lead pdip (p) 20-lead plcc (pj) y = last digit of year sealed ww = week sealed l = lot number c = country of origin* a = assembler id* = ?green? packaging *may be part of top marking top marking bottom marking hv9120ng yww llllllll ccccccccc aaa y = last digit of year sealed ww = week sealed l = lot number c = country of origin* a = assembler id* = ?green? packaging *may be part of top marking top marking bottom marking yyww hv9120p llllllllll ccccccccccc aaa yy = year sealed ww = week sealed l = lot number a = assembler id c = country of origin* = ?green? packaging *may be part of top marking top marking bottom marking yyww aaa hv9120pj llllllllll ccccccccccc package may or may not include the following marks: si or package may or may not include the following marks: si or package may or may not include the following marks: si or -g indicates package is rohs compliant (green) * obsolescence notice issued for the product in the 20-lead plcc package. part number package options packing 91 /hdg62, eh 910 /hdg62, hho 93 /hdg3,3 eh 93- 20-lead plcc* 7xeh 93-*0 20-lead plcc* 5hho typical thermal resistance package ja hd2, 83 o : hd3,3 51 o : 20-lead plcc 66 o : ordering information supertex inc. www .supertex.com
3 hv9120 doc.# dsfp-hv9120 b060412 electrical characteristics (unless otherwise specifed, v dd = 10v, +v in = 48v, r bias = 390k?, r osc = 330k?, t a = 25c.) sym parameter # min typ max units conditions reference v 5() output voltage - 3.92 4.00 4.08 v 5 l 0 3.84 4.00 4.16 5 l 07 a = -55 to 125 o c z out output impedance # 15 30 45 . --- , 6257 short circuit current - - 125 250 v 5() = -v ,1 9 5() change in v 5() with temperature # - 0.25 - p9 t a w oscillator f max oscillator frequency - 1.0 3.0 - mhz 5 osc f osc ,qlwldodxud 1 - 80 100 120 khz 5 osc . - 160 200 240 5 osc . 9 osc voltage stability - - - 15 % 9.5v < v dd < 13.5v tc osc 7hpshudwxuhhlhqw # - 170 - ssp t a w pwm d max maximum duty cycle # 49.0 49.4 49.6 % --- d 0,1 minimum duty cycle - - - 0 % --- maximum pulse width before pulse drops out # - 80 125 ns --- current limit v ,0 maximum input signal - 1.0 1.2 1.4 v v )% = 0v t d delay to output # - 80 120 ns v 6(16( = 1.5v, v comp 9 error amplifer v )% )hhedowdjh - 3.92 4.00 4.08 v v )% shorted to comp , ,1 ,qsxweldvxuuhqw - - 25 500 na v )% = 4.0v v os ,qsxwvhwowdjh - nulled during trim - --- a vol open loop voltage gain # 60 80 - % --- *% unity gain bandwidth # 1.0 1.3 - mhz --- z out out impedance # vhh)lj --- , 6285( output source current - -1.4 -2.0 - ma v )% = 3.4v , 6,1. output sink current - 0.12 0.15 - ma v )% = 4.5v 3655 power supply rejection # vhh)lj % --- notes: # guaranteed by design. 1. stray capacitance on osc in pin must be 5pf. supertex inc. www .supertex.com
4 hv9120 doc.# dsfp-hv9120 b060412 electrical characteristics (cont.) (unless otherwise specifed, v dd = 10v, +v in = 48v, r bias = 390k?, r osc = 330k?, t a = 25c.) sym parameter # min typ max units conditions pre-regulator/startup 9 ,1 ,swrowdjh - 10 - 450 v , ,1 < 10a; v cc > 9.4v , ,1 ,qsxwohddjhxuuhqw - - - 10 v dd > 9.4v v th v dd pre-regulator turn-off threshold voltage - 8.0 8.7 9.4 v , 35(5(* = 10a v lock undervoltage lockout - 7.0 8.1 8.9 v --- supply , dd supply current - - 0.75 1.3 ma c l s) , q quiescent supply current - - 0.55 - ma 6872:1 9 ,1 , %,6 1plqdoeldvxuuhqw - - 20 - --- v dd operating range - 9.0 - 13.5 v --- shutdown logic t sd 6872:1hod # - 50 100 ns c l s)9 6(16( = -v ,1 t sw 6872:1sxovhzlwk # 50 - - ns t 5: 5(6(7sxovhzlwk # 50 - - ns --- t lw latching pulse width # 25 - - ns 6872:1dq5(6(7oz v , ,qsxwozowdjh - - - 2.0 v --- v , ,qsxwkljkowdjh - 7.0 - - v --- , , ,qsxwxuuhqwlqsxwkljkowdjh - - 1.0 5.0 v ,1 = v dd , , ,qsxwxuuhqwlqsxwozowdjh - - -25 -35 v ,1 = 0v output v oh output high voltage - v dd -0.25 - - v , out = 10ma - v dd -0.3 - - v , out = 10ma, t a w v ol output low voltage - - - 0.2 v , out = -10ma - - - 0.3 v , out = -10ma, t a w 5 out output resistance pull up - - 15 25 , out = 10ma pull down - - 8.0 20 pull up - - 20 30 , out = 10ma, t a w pull down - - 10 30 t 5 5lvhwlph # - 30 75 ns c l s) t ) )doowlph # - 20 75 ns c l s) note: # guaranteed by design. supertex inc. www .supertex.com
5 hv9120 doc.# dsfp-hv9120 b060412 test circuits detailed description pre regulator the pre regulator/startup circuit for the hv9120 consists of a high-voltage n-channel depletion-mode dmos transistor driven by an error amplifer to form a variable current path between the vin terminal and the vdd terminal. maximum current (about 20 ma) occurs when v dd = 0, with current re- ducing as v dd rises. this path shuts off altogether when v dd rises to somewhere between 7.8 and 9.4v, so that if v dd is held at 10 or 12v by an external source (generally the sup - ply the chip is controlling), no current other than leakage is drawn through the high voltage transistor. this minimizes dissipation. an external capacitor between vdd and vss is generally required to store energy used by the chip in the time be - tween shutoff of the high voltage path and the vdd supplys output rising enough to take over powering the chip. this capacitor should have a value of 100x or more the effective gate capacitance of the mosfet being driven, i.e., c 625*( jdhfdjhri)(d9 as well as very good high frequency characteristics. stacked polyester or ceramic caps work well. electrolytic capacitors are generally not suitable. a common resistor divider string is used to monitor v dd for both the undervoltage lockout cir - cuit and the shutoff circuit of the high voltage fet. setting the undervoltage sense point about 0.6v lower on the string than the fet shutoff point guarantees that the undervoltage lockout always releases before the fet shuts off . bias circuit an external bias resistor, connected between the bias pin and vss is required by the hv9120 to set currents in a se- ries of current mirrors used by the analog sections of the chip. nominal external bias current requirement is 15 to 20a, which can be set by a 390 to 510k? resistor if a 10v v dd is used, or a 510 to 680k? resistor if v dd will be 12v. a precision resistor is not required; 5% is fne. clock oscillator the clock oscillator of the hv9120 consists of a ring of cmos inverters, timing capacitors, a capacitor discharge fet, and a frequency dividing fip-fop. a single external re - sistor between the osc in and osc out pins is required to set oscillator frequency (see graph). one difference exists between the supertex hv9120 and competitive 9120s: the oscillator is shut off when a shutoff command is received. this saves about 150a of quiescent current, which aids in the construction of power supplies to meet ccitt specifcation i-430, and in other situations where an absolute minimum of quiescent power dissipation is required. reference the reference of the hv9120 consists of a stable bandgap reference followed by a buffer amplifer which scales the voltage up to approximately 4.0v. the scaling resistors of the reference buffer amplifer are trimmed during manufac - ture so that the output of the error amplifer, when connected in a gain of -1 confguration, is as close to 4.0v as possible. this nulls out any input offset of the error amplifer. as a con - sequence, even though the observed reference voltage of a specifc part may not be exactly 4.0v, the feedback voltage required for proper regulation will be. a 50k? resistor is placed internally between the output of the reference buffer amplifer and the circuitry it feeds (reference output pin and non-inverting input to the error amplifer). this allows overriding the internal reference with a low-impedance voltage source 6.0v. using an external reference reinstates the input offset voltage of the error am - plifer, and its effect of the exact value of feedback voltage + ? 60.4k 40.2k 1.0v swept 100hz - 2.2mhz tektronix p6021 (1 turn secondary) 0.1f +10v (v dd ) gnd (-v in ) (fb) error amp z out + ? reference v 2 10.0v 4.0v 100k1% 100k 1% psrr 0.1f 0.1v swept 10hz - 1.0mhz v 1 v 2 v 1 reference note: set feedback voltage so that v comp = v ,9,( 1.0mv before connecting transformer. supertex inc. www .supertex.com
6 hv9120 doc.# dsfp-hv9120 b060412 required. in general, because the reference voltage of the supertex hv9120 is not noisy, as some previous examples have been, overriding the reference should seldom be nec - essary. because the reference of the hv9120 is a high impedance node, and usually there will be signifcant electrical noise near it, a bypass capacitor between the reference pin and vss is strongly recommended. the reference buffer ampli - fer is intentionally compensated to be stable with a capaci - tive load of 0.01 to 0.1f. error amplifer the error amplifer in the hv9120 is a true low-power dif - ferential input operational amplifer intended for around-the- amplifer compensation. it is of mixed cmos-bipolar con - struction: a pmos input stage is used so the common-mode range includes ground and the input impedance is very high. this is followed by bipolar gain stages which provide high gain without the electrical noise of all-mos amplifers. the amplifer is unity-gain stable. current sense comparators the hv9120 uses a true dual-comparator system with in - dependent comparators for modulation and current limiting. this allows the designer greater latitude in compensation design, as there are no clamps (except esd protection) on the compensation pin. like the error amplifer, the compara - tors are of low-noise bicmos construction. remote shutdown the shutdown and reset pins of the hv9120 can be used to perform either latching or non-latching shutdown of a converter as required. these pins have internal current source pull-ups so they can be driven from open-drain logic. when not used, they should be left open or connected to vdd. output buffer the output buffer of the hv9120 is of standard cmos con - struc-tion (p-channel pull-up, n-channel pull-down). thus the body-drain diodes of the output stage can be used for spike clipping if necessary, and external schottky diode clamping of the output is not required. shutdown reset output h h normal operation h h l normal operation, no change l h off, not latched l l off, latched l h l off, latched, no change truth table shutdown timing waveforms 50% t d 1.5v sense 0 t sd 50% 90% 90% vdd shutdown 0 t lw 50% 50% t sw 50% 50% t rw 50% t r 10ns t f 10ns t r , t f 10ns vdd shutdown 0 vdd reset 0 vdd output 0 vdd output 0 supertex inc. www .supertex.com
7 hv9120 doc.# dsfp-hv9120 b060412 typical performance curves output switching frequency vs. oscillator resistance 10k 100k 1m r osc () f out (hz) 1m 100k 10k psrr - error amplifier and reference 10 100 1k 10k 100k 1m 80 70 60 50 40 20 10 0 -10 error amplifier open loop gain/phase gain (db) phase ( o c) 180 120 60 0 -60 -120 -180 frequency (hz) 10 6 10 5 10 4 10 3 10 2 10 1.0 0.1 error amplifier output impedance (z 0 ) 0 -10 -20 -30 -40 -50 -60 -70 -80 bias resistance () 10 5 10 6 10 7 bias current (a) v dd = 10v psrr (db) frequency (hz) z 0 () 100 1k 10k 100k 1m 10m frequency (hz) v dd = 10v 100 1k 10k 100k 1m 100 10 1.0 supertex inc. www .supertex.com
8 hv9120 doc.# dsfp-hv9120 b060412 pin descriptions pin # description 1 nc 2 nc 3 +vin 4 nc 5 sense 6 output 7 nc 8 -vin 9 vdd 10 osc out pin # description 11 osc in 12 nc 13 nc 14 vref 15 nc 16 shutdown 17 reset 18 comp 19 fb 20 bias pin # description 1 +vin 2 - 3 - 4 sense 5 output 6 -vin 7 vdd 8 osc out pin # description 9 osc in 10 nc 11 vref 12 shutdown 13 reset 14 comp 15 fb 16 bias 16-lead soic (ng) 16-lead pdip (p) 20-lead plcc (pj) pin # description 1 +vin 2 nc 3 nc 4 sense 5 output 6 -vin 7 vdd 8 osc out pin # description 9 osc in 10 nc 11 vref 12 shutdown 13 reset 14 comp 15 fb 16 bias supertex inc. www .supertex.com
9 hv9120 doc.# dsfp-hv9120 b060412 16-lead soic (narrow body) package outline (ng) 9.90x3.90mm body, 1.75mm height (max), 1.27mm pitch symbol a a1 a2 b d e e1 e h l l1 l2 1 dimension (mm) 0,1 1.35* 0.10 1.25 0.31 9.80* 5.80* 3.80* 1.27 %6 0.25 0.40 1.04 5() 0.25 %6 0 o 5 o 120 - - - - 9.90 6.00 3.90 - - - - max 1.75 0.25 1.65* 0.51 10.00* 6.20* 4.00* 0.50 1.27 8 o 15 o jedec registration ms-012, variation ac, issue e, sept. 2005. * this dimension is not specifed in the jedec drawing. drawings are not to scale. supertex doc. #: dspd-16song, version g041309. d seating plane gauge plane l l1 l2 to p v iew side v iew vi ew a-a vi ew b vi ew b 1 e1 e a a2 a1 a a seating plane e b h h 16 1 note 1 note 1 (index area d/2 x e1/2) note: 1. this chamfer feature is optional. if it is not present, then a pin 1 identifer must be located in the index area indicated. the pin 1 identifer can be: a molded mark/identifer; an embedded metal marker; or a printed indicator . supertex inc. www .supertex.com
10 hv9120 doc.# dsfp-hv9120 b060412 16-lead pdip (.300in row spacing) package outline (p) .790x.250in body, .210in height (max), .100in pitch note 1 (index area) 16 1 d l a1 a a2 seating plane e e1 d1 d1 e a a side v iew to p v iew vi ew a - a ea eb b b1 v iew b vi ew b note: 1. a pin 1 identifer must be located in the index area indicated. the pin 1 identifer can be: a molded mark/identifer; an embedded metal marker; or a printed indicator. symbol a a1 a2 b b1 d d1 e e1 e ea eb l dimension (inches) 0,1 .130* .015 .115 .014 .045 .745 ? .005 .290 ? .240 .100 %6 .300 %6 .300* .115 120 - - .130 .018 .060 .790 - .310 .250 - .130 max .210 .035* .195 .023 ? .070 .810 ? .050* .325 .280 .430 .150 jedec registration ms-001, variation ab, issue d, june, 1993. * this dimension is not specifed in the jedec drawing. ? this dimension differs from the jedec drawing. drawings not to scale. supertex doc. #: dspd-16dipp, version c021312. supertex inc. www .supertex.com
11 (the package drawing(s) in this data sheet may not refect the most current specifcations. for the latest package outline information go to http://www.supertex.com/packaging.html .) hv9120 doc.# dsfp-hv9120 b060412 20-lead plcc package outline (pj) .353x.353in body, .180in height (max), .050in pitch symbol a a1 a2 b b1 d d1 e e1 e r dimension (inches) 0,1 .165 .090 .062 .013 .026 .385 .350 .385 .350 .050 %6 .025 120 .172 .105 - - - .390 .353 .390 .353 .035 max .180 .120 .083 .021 .032 .395 .356 .395 .356 .045 jedec registration ms-018, variation aa, issue a, june, 1993. drawings not to scale. supertex doc. #: dspd-20plccpj, version c031111 .150 max .048/.042 x 45 o 1 . 075 max 3 8 13 18 d d1 e1 e t op vi ew v iew b a a2 a1 seating plane e note 1 (index area) .056/.042 x 45 o base plane .020 min b vi ew b b1 20 horizontal side v iew v ertical side vi ew note 2 .020max (3 places) r notes: 1. a pin 1 identifer must be located in the index area indicated. the pin 1 identifer can be: a molded mark/identifer; an embedded metal marker; or a printed indicator. 2. actual shape of this feature may vary. supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such appl ications unless it receives an adequate ?product liability indemnification insurance agreement.? supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. no responsibility is assumed for possible omissions and inaccuracies. circuitry and specifications are subject to change without notice. for the latest product specifications refer to the supertex inc. (website: http//www .supertex.com) ?2012 supertex inc. all rights reserved. unauthorized use or reproduction is prohibited. supertex inc. 1235 bordeaux drive, sunnyvale, ca 94089 t el: 408-222-8888 www .supertex.com


▲Up To Search▲   

 
Price & Availability of HV9120NG-G

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X